Data Sheet June 15, 2006 FN3284.10 # Monolithic CMOS Analog Switches The DG401 and DG403 monolithic CMOS analog switches have TTL and CMOS compatible digital inputs. These switches feature low analog ON resistance ( $<45\Omega$ ) and fast switch time ( $t_{ON} < 150$ ns). Low charge injection simplifies sample and hold applications. The improvements in the DG401, DG403 series are made possible by using a high voltage silicon-gate process. An epitaxial layer prevents the latch-up associated with older CMOS technologies. The 44V maximum voltage range permits controlling $30V_{P-P}$ signals. Power supplies may be single-ended from +5V to +34V, or split from $\pm 5V$ to $\pm 17V$ . The analog switches are bilateral, equally matched for AC or bidirectional signals. The ON resistance variation with analog signals is quite low over a $\pm 15 \text{V}$ analog input range. The three different devices provide the equivalent of two SPST (DG401) or two SPDT (DG403) relay switch contacts with CMOS or TTL level activation. The pinout is similar, permitting a standard layout to be used, choosing the switch function as needed. ## **Pinouts** #### DG403 (SOIC, TSSOP) TOP VIEW NOTE: (NC) No Connection. #### **Features** | • | ON Resistance (Max) | |---|----------------------------| | • | Low Power Consumption (PD) | | • | Fast Switching Action | | | - t <sub>ON</sub> (Max) | | | - t <sub>OFF</sub> (Max) | - · Low Charge Injection - DG401 Dual SPST; Same Pinout as HI-5041 - DG403 Dual SPDT; DG190, IH5043, IH5151, HI-5051 - · TTL, CMOS Compatible - Single or Split Supply Operation - Pb-Free Plus Anneal Available (RoHS Compliant) ## **Applications** - Audio Switching - · Battery Operated Systems - Data Acquisition - · Hi-Rel Systems - Sample and Hold Circuits - · Communication Systems - · Automatic Test Equipment # Ordering Information | • | | | | | |----------------------|-----------------|---------------------|------------------------------------------|---------------| | PART<br>NUMBER* | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | | DG401DY | DG401DY | -40 to 85 | 16 Ld SOIC | M16.15 | | DG401DYZ-T<br>(Note) | DG401DYZ | -40 to 85 | 16 Ld SOIC<br>Tape and Reel<br>(Pb-free) | M16.15 | | DG401DVZ<br>(Note) | DG401DVZ | -40 to 85 | 16 Ld TSSOP<br>(Pb-free) | M16.173 | | DG403DY | DG403DY | -40 to 85 | 16 Ld SOIC | M16.15 | | DG403DYZ<br>(Note) | DG403DYZ | -40 to 85 | 16 Ld SOIC<br>(Pb-free) | M16.15 | | DG403DVZ<br>(Note) | DG403DVZ | -40 to 85 | 16 Ld TSSOP<br>(Pb-free) | M16.173 | <sup>\*</sup>Add "-T" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## TRUTH TABLE | | DG401 | DG403 | | | |-------|--------|-------------|-------------|--| | LOGIC | SWITCH | SWITCH 1, 2 | SWITCH 3, 4 | | | 0 | OFF | OFF | ON | | | 1 | ON | ON | OFF | | NOTE: Logic "0" ≤0.8V. Logic "1" ≥2.4V. # Functional Diagrams SWITCHES SHOWN FOR LOGIC "1" INPUT # Schematic Diagram ## **Absolute Maximum Ratings** | V+ to V | |----------------------------------------------------------------------| | GND to V | | V <sub>L</sub> (GND - 0.3V) to (V+) +0.3V | | Digital Inputs $V_S$ , $V_D$ (Note 1) (V-) -2V to (V+) + 2V or 30mA, | | Whichever Occurs First | | Continuous Current (Any Terminal) | | Peak Current, S or D (Pulsed 1ms, 10% Duty Cycle, Max) 100mA | # **Thermal Information** | Thermal Resistance (Typical, Note 2) | $\theta_{JA}$ (°C/W) | |------------------------------------------------|----------------------| | SOIC Package | 115 | | TSSOP Package | 150 | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range6 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC and TSSOP- Lead Tips Only) | | ## **Operating Conditions** | Temperature Range | °C | |------------------------------|-----| | Voltage Range | ıx) | | Input Low Voltage 0.8V (Ma | ax) | | Input High Voltage 2.4V (Mi | in) | | Input Rise and Fall Time ≤20 | ns | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. Signals on $S_X$ , $D_X$ , or $IN_X$ exceeding V+ or V- will be clamped by internal diodes. Limit forward diode current to maximum current ratings. - 2. $\theta_{JA}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. **Electrical Specifications** Test Conditions: V+ = +15V, V- = -15V, $V_{IN} = 2.4V$ , 0.8V (Note 3), $V_L = 5V$ , Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4) MIN | (NOTE 5) | (NOTE 4) MAX | UNITS | |---------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|--------------|----------|--------------|-------| | DYNAMIC CHARACTERISTICS | | | 1 | I. | l | | | Turn-ON Time, t <sub>ON</sub> | R <sub>L</sub> = 300Ω, C <sub>L</sub> = 35pF | 25 | - | 100 | 150 | ns | | Turn-OFF Time, t <sub>OFF</sub> | | 25 | - | 60 | 100 | ns | | Break-Before-Make Time Delay (DG403), t <sub>D</sub> | R <sub>L</sub> = 300Ω, C <sub>L</sub> = 35pF | 25 | 5 | 12 | - | ns | | Charge Injection, Q (Figure 3) | $C_L = 10$ nF, $V_G = 0$ V, $R_G = 0$ Ω | 25 | - | 60 | - | рС | | OFF Isolation (Figure 4) | $R_L = 100\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | 72 | - | dB | | Crosstalk (Channel-to-Channel) (Figure 6) | | 25 | - | -90 | - | dB | | Source OFF Capacitance, C <sub>S(OFF)</sub> | $f = 1MHz$ , $V_S = V_D = 0V$ (Figure 7) | 25 | - | 12 | - | pF | | Drain OFF Capacitance, C <sub>D(OFF)</sub> | | 25 | - | 12 | - | pF | | Channel ON Capacitance, C <sub>D(ON)</sub> + C <sub>S(ON)</sub> | | 25 | - | 39 | - | pF | | DIGITAL INPUT CHARACTERISTICS | | | 1 | I. | | 1 | | Input Current with V <sub>IN</sub> Low, I <sub>IL</sub> | V <sub>IN</sub> Under Test = 0.8V, All Others = 2.4V | Full | -1 | 0.005 | 1 | μΑ | | Input Current with V <sub>IN</sub> High, I <sub>IH</sub> | V <sub>IN</sub> Under Test = 2.4V, All Others = 0.8V | Full | -1 | 0.005 | 1 | μΑ | | ANALOG SWITCH CHARACTERISTICS | | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | -15 | - | 15 | V | | Drain-Source ON Resistance, r <sub>DS(ON)</sub> | V+ = 13.5V, V- = -13.5V,<br>$I_S = \mp 10 \text{mA}, V_D = \pm 10 \text{V}$ | 25 | - | 20 | 45 | Ω | | | | Full | - | - | 55 | Ω | | $r_{DS(ON)}$ Matching Between Channels, $\Delta r_{DS(ON)}$ | V+ = 16.5V, V- = -16.5V, | 25 | - | 3 | 3 | Ω | | | $I_S = -10 \text{mA}, V_D = 5, 0, -5 \text{V}$ | Full | - | - | 5 | Ω | | Source OFF Leakage Current, I <sub>S(OFF)</sub> | V+ = 16.5V, V- = -16.5 | 25 | -0.5 | -0.01 | 0.5 | nA | | | $V_D = \pm 15.5V, V_S = \mp 15.5V$ | Full | -5 | - | 5 | nA | | Drain OFF Leakage Current, I <sub>D(OFF)</sub> | | 25 | -0.5 | -0.01 | 0.5 | nA | | | | Full | -5 | - | 5 | nA | | Channel ON Leakage Current, I <sub>D(ON)</sub> + I <sub>S(ON)</sub> | $V\pm = \pm 16.5 \text{V}, V_D = V_S = \pm 15.5 \text{V}$ | 25 | -1 | -0.04 | 1 | nA | | . , . , | | Full | -10 | - | 10 | nA | intersil FN3284.10 June 15, 2006 ### **Electrical Specifications** Test Conditions: V+ = +15V, V- = -15V, $V_{IN}$ = 2.4V, 0.8V (Note 3), $V_L$ = 5V, Unless Otherwise Specified **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4)<br>MIN | (NOTE 5)<br>TYP | (NOTE 4)<br>MAX | UNITS | |--------------------------------------|------------------------------|--------------|-----------------|-----------------|-----------------|-------| | POWER SUPPLY CHARACTERISTICS | | | | | | | | Positive Supply Current, I+ | V+ = 16.5V, V- = -16.5V, | 25 | - | 0.01 | 1 | μΑ | | | $V_{IN} = 0V \text{ or } 5V$ | Full | - | - | 5 | μΑ | | Negative Supply Current, I- | | 25 | -1 | -0.01 | - | μΑ | | | | Full | -5 | - | - | μΑ | | Logic Supply Current, I <sub>L</sub> | | 25 | - | 0.01 | 1 | μΑ | | | | Full | - | - | 5 | μΑ | | Ground Current, I <sub>GND</sub> | | 25 | -1 | -0.01 | - | μΑ | | | | Full | -5 | - | - | μΑ | #### NOTES: - 3. $V_{IN}$ = input voltage to perform proper function. - 4. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 5. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. # Test Circuits and Waveforms #### NOTES: - 6. Logic input waveform is inverted for switches that have the opposite logic sense. - 7. $V_S = 10V$ for $t_{ON}$ , $V_S = -10V$ for $t_{OFF}$ . #### FIGURE 1A. MEASUREMENT POINTS Repeat test for $IN_2$ and $S_2$ . For load conditions, see Specifications. C<sub>L</sub> includes fixture and stray capacitance. $V_O = V_S \frac{R_L}{R_L + r_{DS(ON)}}$ FIGURE 1B. TEST CIRCUIT FIGURE 1. SWITCHING TIMES FN3284.10 June 15, 2006 # Test Circuits and Waveforms (Continued) FIGURE 2B. TEST CIRCUIT C<sub>L</sub> includes fixture and stray capacitance. FIGURE 2A. MEASUREMENT POINTS FIGURE 2. BREAK-BEFORE-MAKE TIME FIGURE 3A. MEASUREMENT POINTS FIGURE 3B. TEST CIRCUIT FIGURE 3. CHARGE INJECTION FIGURE 4. OFF ISOLATION TEST CIRCUIT FIGURE 5. INSERTION LOSS TEST CIRCUIT ## Test Circuits and Waveforms (Continued) FIGURE 6. CROSSTALK TEST CIRCUIT FIGURE 7. CAPACITANCES TEST CIRCUIT # **Application Information** #### **Dual Slope Integrators** The DG403 is well suited to configure a selectable slope integrator. One control signal selects the timing capacitor $C_1$ or $C_2$ . Another one selects $e_{IN}$ or discharges the capacitor in preparation for the next integration cycle. FIGURE 8. DUAL SLOPE INTEGRATOR #### Peak Detector $\mathsf{A}_3$ acting as a comparator provides the logic drive for operating $\mathsf{SW}_1$ . The output of $\mathsf{A}_2$ is fed back to $\mathsf{A}_3$ and compared to the analog input $\mathsf{e}_{IN}$ . If $\mathsf{e}_{IN} > \mathsf{e}_{OUT}$ the output of $\mathsf{A}_3$ is high keeping $\mathsf{SW}_1$ closed. This allows $\mathsf{C}_1$ to charge up to the analog input voltage. When $\mathsf{e}_{IN}$ goes below $\mathsf{e}_{OUT}$ , $\mathsf{A}_3$ goes negative, turning $\mathsf{SW}_1$ off. The system will therefore store the most positive analog input experienced. FIGURE 9. POSITIVE PEAK DETECTOR # **Typical Performance Curves** FIGURE 10. INPUT SWITCHING THRESHOLD vs LOGIC SUPPLY VOLTAGE FIGURE 12. $r_{DS(ON)}$ vs $V_D$ and temperature FIGURE 14. $r_{DS(ON)}$ vs $V_D$ and single supply voltage FIGURE 11. INPUT SWITCHING THRESHOLD vs POWER SUPPLY VOLTAGE FIGURE 13. $r_{DS(ON)}$ vs $V_D$ and power supply voltage FIGURE 15. CHARGE INJECTION vs SOURCE VOLTAGE **intersil** FN3284.10 June 15, 2006 # Typical Performance Curves (Continued) FIGURE 16. INSERTION LOSS vs FREQUENCY FIGURE 18. $I_{D(OFF)}$ vs TEMPERATURE FIGURE 20. LEAKAGE CURRENTS vs ANALOG VOLTAGE FIGURE 17. $I_{S(OFF)}$ vs TEMPERATURE FIGURE 19. I<sub>D(ON)</sub> + I<sub>S(ON)</sub> vs TEMPERATURE FIGURE 21. SUPPLY CURRENT vs TEMPERATURE <u>intersil</u> # Typical Performance Curves (Continued) FIGURE 22. BREAK-BEFORE-MAKE vs ANALOG VOLTAGE FIGURE 24. SWITCHING TIME vs INPUT LOGIC VOLTAGE (NOTE 8) FIGURE 26. SWITCHING TIME vs POWER SUPPLY VOLTAGE (NOTE 8) FIGURE 23. BREAK-BEFORE-MAKE vs POWER SUPPLY VOLTAGE FIGURE 25. SWITCHING TIME vs TEMPERATURE (NOTE 8) FIGURE 27. SWITCHING TIME VS POSITIVE SUPPLY VOLTAGE (NOTE 8) FN3284.10 June 15, 2006 # Typical Performance Curves (Continued) FIGURE 28. SWITCHING TIME vs POSITIVE SUPPLY VOLTAGE (NOTE 8) #### NOTE: 8. Refer to Figure 1 for test conditions. # Thin Shrink Small Outline Plastic Packages (TSSOP) #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-153-AB, Issue E. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) M16.173 16 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | INCHES MILLIMETERS | | | | |--------|--------|----------------|--------------------|----------------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | Α | - | 0.043 | - | 1.10 | - | | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | | A2 | 0.033 | 0.037 | 0.85 | 0.95 | - | | | b | 0.0075 | 0.012 | 0.19 | 0.30 | 9 | | | С | 0.0035 | 0.008 | 0.09 | 0.20 | - | | | D | 0.193 | 0.201 | 4.90 | 5.10 | 3 | | | E1 | 0.169 | 0.177 | 4.30 | 4.50 | 4 | | | е | 0.026 | BSC | 0.65 | BSC | - | | | Е | 0.246 | 0.256 | 6.25 | 6.50 | - | | | L | 0.020 | 0.028 | 0.50 | 0.70 | 6 | | | N | 16 | | 1 | 6 | 7 | | | α | 0° | 8 <sup>0</sup> | 0° | 8 <sup>0</sup> | - | | Rev. 1 2/02 # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INC | INCHES | | MILLIMETERS | | |--------|--------|--------|------|-------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 | | E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | BSC | 1.27 | BSC | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 1 | 6 | 16 | | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 1 6/05 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com